Project altera de1工作

筛选

我最近的搜索
筛选项:
预算
类型
技能
语言
    工作状态
    601 project altera de1 份搜到的工作,货币单位为 HKD

    Цветомузыка. Адресная светодиодная лента, фильтр по частотам (высокие, средние, низкие), в зависимости от громкости и частоты мигает лента разными цветами

    $78 - $234
    $78 - $234
    0 个竞标

    I need a project made with the software Quartus. My board is using an Altera chip, model: EP4CE6E22C8N. I need a 8 bit calculator, that uses a matrix 4x4 keyboard and display the results in the 7 seegments display that my board has. Board model: RZ-easyfpga a2.2 I attached on the job the pin diagram of my board.

    $507 (Avg Bid)
    $507 平均报价
    4 个竞标

    ...plasticos transparentes (adjuntos) y tambien en pagina web y redes sociales. Frutalnat produce y comercia frutas y verduras deshidratadas, algunas cosechadas de forma autonoma y otras compradas y deshidratadas de forma natural mediante aire caliente, conservando las carcateristicas organicas , de sabor, textura y color del alimento. Frutalnat NO abandona los productos al sol ya que dicho proceso altera la calidad del deshidratado. Algunos productos deshidratados son: frutillas, damascos (albaricoque), duraznos (melocoton), manzanas verdes, manzanas rojas, acelgas(remolacha de hojas), naranjas, espinaca, tomates, zanahoria, habas Debe apuntar a un publico joven e innovador que valore productos de calidad, saludables conservados de forma natural. Also in english...

    $804 (Avg Bid)
    $804 平均报价
    41 个竞标
    Altera Schematic Design 已经结束 left

    Expert using Altera Schematic Design

    $125 (Avg Bid)
    $125 平均报价
    3 个竞标

    Gateway de pagamento mercadopago - Integrar meu sistema de pagamento com mercadopago Fluxo: 1 - Preciso listar 3 opções de assinatura - Mensal -Semestral -Anual 2 - Usuário clica redirecionado para o mercadopago. 3 - Mercadopago dá o retorno e altera o status numa tabela (Data do pagamento, forma de pagamento, ) Já existe um sistema com essas tabelas... não preciso que faça front para elas: ___________________ Tabela: tbl_pessoa ___________________ -cod_pessoa -ds_nome ___________________ Tabela: Assinatura ___________________ -cod_produto_assinado -ds_produto_assinado -periodicidade -nu_valor ---------------------------------------------------------- Tabela: Pagamentos_de_assinatura ---------------------------------------------...

    $2356 (Avg Bid)
    $2356 平均报价
    4 个竞标

    My name is Idan and I'm electronic engineer student. In my application I need to implement a ...application I need to implement a standard VHDL TCP/IP communication. In order to do that we need to interface the Altera Triple Speed Ethernet IP core. The the code, that will interface the Altera TSE IP core, will be commplitly managed by the VHDL side, with fully handshake for max speed. The minimum performent of the system will be throughput of 300Mps @ 1000Mbps linke @ full duplex mode. I've recently bought the DE2-115 EVM and I want to implement the on board Ethernet (with On-Board PHY Chip). The code will be evaluated with Wireshark (Optional: loop back between the two ports. I'm bacically want to have a quick ademenstration on any board that you'll h...

    $4681 (Avg Bid)
    $4681 平均报价
    6 个竞标
    FPGA/Altera 已经结束 left

    I am looking for an expert in following: Cross-compile MT7688 CPU kernel MT7688 32/128MB CPU Quartus project,

    $1911 (Avg Bid)
    $1911 平均报价
    2 个竞标

    1. Cross-compile MT7688 CPU kernel, with enabled and working PCI express, write simple step-by step documentation, MT7688 must...Cross-compile MT7688 CPU kernel, with enabled and working PCI express, write simple step-by step documentation, MT7688 must detect PCIx card connected, draw simple schematic with all necessary elements. 2. Make sample Quartus project, and write test app : 2.a. Use Hard IP pci x core on Cyclone IV, for example EP4CGX15 or similar 2.b Map PCI device memory space to read/wite access from MT7688 using DMA. Payload can be fixed size >=128 bytes per single R/W transaction. 2.c Write simple C program for OpenWrt to access PCI express device mapped memory read/write data using DMA. Project can be split to 2 parts. 1. and 2. If you can do only o...

    $6992 (Avg Bid)
    $6992 平均报价
    5 个竞标
    Simulated FPGA trojan 已经结束 left

    As part of a technology demonstration project, we need a simulated malicious trojan embedded in some open source application (such as PipeCNN) running on an FPGA, preferably on a Terasic DE5-Net Altera Stratix V GX FPGA board. The simulated trojan should, upon trigger, use the PCIe bus to write a random value to some system RAM location (without causing the system to crash in process).

    $35756 (Avg Bid)
    $35756 平均报价
    4 个竞标

    My name is Idan and I'm electronic engineer student. In my application I need to implement a standard VHDL Triple Speed Ethernet Altera IP. I've recently bought the DE2-115 EVM and I want to implement the on board Ethernet (with On-Board PHY Chip).

    $133 / hr (Avg Bid)
    $133 / hr 平均报价
    1 个竞标
    Project for Duc D. 已经结束 left

    Hi Duc D., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $234 / hr (Avg Bid)
    $234 / hr 平均报价
    1 个竞标
    Project for Khanh L. 已经结束 left

    Hi Khanh L., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $156 / hr (Avg Bid)
    $156 / hr 平均报价
    1 个竞标
    Project for Kevin N. 已经结束 left

    Hi Kevin N., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $148 / hr (Avg Bid)
    $148 / hr 平均报价
    1 个竞标
    Project for Tiep N. 已经结束 left

    Hi Tiep N., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $156 / hr (Avg Bid)
    $156 / hr 平均报价
    1 个竞标
    Project for Lic T. 已经结束 left

    Hi Lic T., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    PHP
    $156 / hr (Avg Bid)
    $156 / hr 平均报价
    1 个竞标
    Project for Quang T. 已经结束 left

    Hi Quang T., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $140 / hr (Avg Bid)
    $140 / hr 平均报价
    1 个竞标
    Project for Huy L. -- 2 已经结束 left

    Huy, tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $156 / hr (Avg Bid)
    $156 / hr 平均报价
    1 个竞标
    Project for Hong L. 已经结束 left

    Hi Hong L., tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $117 / hr (Avg Bid)
    $117 / hr 平均报价
    1 个竞标
    Project for Van Phu H. 已经结束 left

    Van Phu, tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là mot bay sau khong chin bay nam chin ba bay tam. Locson

    $78 / hr (Avg Bid)
    $78 / hr 平均报价
    1 个竞标
    Project for Quan D. 已经结束 left

    Quan, tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là mot bay sau khong chin bay nam chin ba bay tam. Locson

    $78 / hr (Avg Bid)
    $78 / hr 平均报价
    1 个竞标
    Project for hoangvsm 已经结束 left

    Long, tôi cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo, vi bơ của tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $39 / hr (Avg Bid)
    $39 / hr 平均报价
    1 个竞标
    Project for Long D. 已经结束 left

    Long, ti6i cần giúp làm FPGA Altera. Nếu giúp được, xin LL với tôi. Za lo tôi là bay sau khong chin bay nam chin ba bay tam. Locson

    $39 / hr (Avg Bid)
    $39 / hr 平均报价
    1 个竞标

    Hello, I need to implement a TCP/IP protocol between a PC and Altera FPGA for one of my project. Please bid if you're an expert and already you have the proven results with you.

    $408 (Avg Bid)
    $408 平均报价
    5 个竞标
    FPGA based task 已经结束 left

    FPGA based task on ALtera board

    $164 / hr (Avg Bid)
    $164 / hr 平均报价
    2 个竞标
    System Verilog Task 已经结束 left

    System Verilog Task for ALtera FPGA board

    $874 (Avg Bid)
    $874 平均报价
    2 个竞标

    system verilog code for ALtera FPGA Board

    $140 (Avg Bid)
    $140 平均报价
    9 个竞标

    Need a Verilog expert with knowledge of ALtera Quartus and pipeining.

    $133 (Avg Bid)
    $133 平均报价
    3 个竞标

    1. You have to teach us about RISC-V microcontroller architecture top to bottom and instructions . 2. You have to teach us about VHDL / VERILOG. 3. You can deal it with logisim software. 4. You have to give support and help us to build RISC-V microcontroller in FPGA. 5. You can take class about these minimum 2 days in online. 6. You will get 4 month to complete this. You will get 150$ as payment as a teacher. Payment can't be increased cause we are student(cause it is our saving money :) )

    $1537 (Avg Bid)
    $1537 平均报价
    4 个竞标

    Tasks and scheduling Interruptions Race Direct access to peripherals

    $1535 (Avg Bid)
    $1535 平均报价
    3 个竞标

    Gostaria de uma alteração no plugin Amelia. É um plugin de booking de atividades. Eu possuo uma clinica com algumas salas. hoje o plugin ja possu...a segunda parte da customização envolveria criar um cronometro do "tempo" de atendimento. que pode/deve ser iniciado assim que chegar no horário marcado para inicio da consulta, e deve também ser PARADO manualmente. O cronometro deve ter a possibilidade de iniciar o atendimento manualmente por dentro do wordpress também. Esse cronometro deve ser muito parecido com o plugin WPTTAR, caso queira altera-lo para funcionar com esse contexto automático, sem problema. Devemos ter um relatório do(s) atendimento(s) por funcionário com o tempo total de aten...

    $3253 (Avg Bid)
    $3253 平均报价
    10 个竞标

    The project's goal is to have two I2S codecs, both at the same samplerate, selectable 48/96/192KHz, connected to a CPLD and the CPLD to provide a TDM protocol for connection to a MCU. Codecs will have 48/96/192KHz, stereo, 32bits sample depth and will work at I2S prot...taken into consideration in order to better understand the requirements: 1. the freelancer must have good kowledge of audio TDM and I2S protocols. 2. The freelancer should decide what CPLD is most appropriate and cost beneficial to the task, CPLD has to be a member of Intel/Altera MAX V CPLD. 3. The freelancer will provide appropriate testbech to verify the proper behaviour of the design with written instructions on how to perform the tests. 4. The freelancer should provide all the sources and the complete Qua...

    $1342 (Avg Bid)
    $1342 平均报价
    3 个竞标

    Assembly using Altera Monitor Program

    $101 (Avg Bid)
    $101 平均报价
    2 个竞标

    I need to get 4 miliseconds data from AD9226 12bit ADC using ALTERA EP4CE6E22C8 + HY57V561620FTP-H 256Mbit SDRAM when I push a button B1. When I push second time the button B1, to get another 4 ms of data. When I push another button B2, the data from SDRAM must be sent to a CP2102 TTL-USB adapter at 115200 baud rate, so I can donwload data to PC. The aquisition speed needs to be 65MHz.

    $1802 (Avg Bid)
    $1802 平均报价
    12 个竞标

    I want long term employee. altera quartus II is needed. its simple project

    $94 / hr (Avg Bid)
    $94 / hr 平均报价
    5 个竞标

    This Project is to code exercises on latches, flip-flops and registers along with switches, lights and multiplexers VHDL -- Quartus Prime Lite 18.1 Quartus. Altera De-Soc board hardware implementation

    $156 (Avg Bid)
    $156 平均报价
    5 个竞标

    Atualmente estou com site de vendas de ingressos gerenciado por fooevents. dentro do wordpress. Esse site ele disponibiliza alguns temas pré prontos e eu quero altera-los. Já tenho o projeto dos emails prontos, só basta passar para codigo fonte. Não precisa "criar codigo" basta apenas pegar do tema atual. tema padrão,

    $1155 (Avg Bid)
    $1155 平均报价
    14 个竞标

    Basic device access subsystem I need help . Someone who can explain me and show me step by step how developpe a Control framework for access to LED, switch and 7-segment display devices for DE1-SoC(Microcontroller) , and then do Miscellaneous Device Drivers.

    $101 / hr (Avg Bid)
    $101 / hr 平均报价
    9 个竞标

    It is a serial data splitter from 1 input source to 16 output sink using FPGA with specification as below: * synchronous data transfer * simplex data transfer (from source to sink), using TxD, RxD, TxClock , RxClock * there are 2 modes of clock operation which is selectable using gpio pin : external clock source or inte...splitter from 1 input source to 16 output sink using FPGA with specification as below: * synchronous data transfer * simplex data transfer (from source to sink), using TxD, RxD, TxClock , RxClock * there are 2 modes of clock operation which is selectable using gpio pin : external clock source or internal clock source * data buffer for input and all output channel * preferable to use low cost FPGA : Altera Cyclone II EP2C5T144 or you can recommend another low cost...

    $4127 (Avg Bid)
    $4127 平均报价
    7 个竞标

    The project here is to write multiple conditions/actions using VHDL format, that can all be displayed in 1 single program. And tested on an Altera DE2 board Port mapping could be okay but using relatively basic principles is ideal. That is (all are not required): Case statements Else / ElseIf Signals Variables Shift register Flip Flops Multiplexer / De-multiplexer Multibit adder Along with the code, pin assignments should be completed.

    $858 (Avg Bid)
    $858 平均报价
    4 个竞标

    I need a design implemented that utilizes the Altera Max 10 FPGA (document with pins attatched) as a decoder to have an Analog Potentiometer (A/P) control RGB LEDs (document attached). Ideally the potentiometer would control the brightness of one of the colors and be able to switch between red, green, or blue. This does not need to actually be programmed onto the board. The schematic, code, and test benching just needs to be done. In addition, I need a brief description of what your inputs/outputs on your design are doing and how the decoder works. What you will provide (An example of your results is shown) - TOP Level Schematic for A/P to RGB LED - Decoder System Verilog Code - Test Bench (Model Sim) for A/P to LED RGB LED Data Link:

    $156 (Avg Bid)
    $156 平均报价
    2 个竞标

    I need a design to be theoretically implemented that utilizes the Altera Max 10 FPGA (document with pins attatched) as a decoder to have an Analog Potentiometer control RGB LEDs (document attached). In addition, I need a rough description of what your inputs/outputs on your design are doing and how the decoder works. What you will provide (An example of your results is shown) - TOP Level Schematic for A/P to RGB LED - Decoder HDL - Simulatation for A/P to LED RGB LED Data Link:

    $780 (Avg Bid)
    $780 平均报价
    3 个竞标

    I need help in making a Frogger game in Verilog and need to use 7-sig Altera board

    $1755 (Avg Bid)
    $1755 平均报价
    3 个竞标

    I need help in making a Frogger game in Verilog and need to use 7-sig Altera board

    $1560 (Avg Bid)
    $1560 平均报价
    1 个竞标

    Design a UART transmitter to serially transmit data from the DE2 board via the serial link to a PC running a terminal program. The PC should then display the ASCII value of the data transmitted.

    $328 (Avg Bid)
    $328 平均报价
    7 个竞标
    Need FPGA HCS08 Expert 已经结束 left

    Hi, I need FPGA HCS08 Expert we will be using HCS08 DE1 MicroController. more details i will share in chat box. please if you have experience relegated to this bid. thanks.

    $1303 (Avg Bid)
    $1303 平均报价
    4 个竞标

    Altera de1 board code changing in C language i already have the solution need a new code based on this one so simple change it for me

    $904 (Avg Bid)
    $904 平均报价
    7 个竞标

    Create a project about a 128x3 (128 words, with 3 bits at each word) single-port RAM in Verilog, simulate the design, and load it into the Cyclone IV chip on the DE0-Nano board. The design uses two push-buttons and one DIP switch as inputs. •One side of the DIP switch clears the memory address (not the memory contents). •The depressing of the first push-button indicates a memory write action. In this case, the 50 MHz clock signal available on the FPGA board is used as an input to increase the RAM address. The 3-bit data value written to a memory location at an address should represent the number of ones in the 7 address bits. For example, a value of 011 (=3) should be written to the location with an address of 1000011. •Once the first push-button...

    $554 (Avg Bid)
    $554 平均报价
    8 个竞标

    I need a small CPU project prepared, to teach and demonstrate CPU construction. It should be able to fit on an Intel Altera. It should use RISC. The key components are the ability to explain why cache's were chosen, why addressing was chosen, and what options existed. 8-bits. It should be built using blocks, such that I can remove a block, and code in my own block, and assuming all is good, will result in no change of system. And of course, machine language codes. This will be used to teach an AP class. System Verilog. is a great example of what I am looking to teach with an FPGA

    $4096 (Avg Bid)
    $4096 平均报价
    3 个竞标

    PART A Create a project about a 128x3 (128 words, with 3 bits at each word) single- port RAM in Verilog, simulate the design, and load it into the Cyclone IV chip on the DE0-Nano board. The design uses two push-buttons and one DIP switch as inputs. One side of the DIP switch clears the memory address (not the memory contents). The depressing of the first push-button indicates a memory write action. In this case, the 50 MHz clock signal available on the FPGA board is used as an input to increase the RAM address. The 3-bit data value written to a memory location at an address should represent the number of ones in the 7 address bits. For example, a value of 011 (=3) should be written to the location with an address of 1000011. Once the first push-button ...

    $1053 (Avg Bid)
    $1053 平均报价
    3 个竞标

    PART A Create a project about a 128x3 (128 words, with 3 bits at each word) single- port RAM in Verilog, simulate the design, and load it into the Cyclone IV chip on the DE0-Nano board. The design uses two push-buttons and one DIP switch as inputs. One side of the DIP switch clears the memory address (not the memory contents). The depressing of the first push-button indicates a memory write action. In this case, the 50 MHz clock signal available on the FPGA board is used as an input to increase the RAM address. The 3-bit data value written to a memory location at an address should represent the number of ones in the 7 address bits. For example, a value of 011 (=3) should be written to the location with an address of 1000011. Once the first push-button ...

    $78 - $234
    $78 - $234
    0 个竞标